Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy, and consent to receive emails from Rise
Jobs / Job page
Principal Digital Design Engineer image - Rise Careers
Job details

Principal Digital Design Engineer

Hybrid requiring 3 days a week onsite in the office

Reports To: Head of Engineering

About Us
PowerLattice is a well-funded semiconductor start-up company backed by well-known large Silicon Valley VCs. The company is working on the industry’s groundbreaking chiplet solution for a fundamental shift in how high-performance chips get powered, paving the way for the next generation of AI and advanced computing.

About the Role
We are seeking a highly skilled and hands-on Principal Digital Design Engineer to drive the microarchitecture, design, and implementation of complex digital systems and SoC components. This role combines deep technical contribution with team leadership, requiring active involvement from microarchitecture definition through RTL development and into back-end implementation and silicon bring-up.


Key Responsibilities

  • Architecture & Hands-On Design

  • Define microarchitecture for complex digital blocks and subsystems

  • Actively contribute to RTL development for key components

  • Drive design tradeoffs across performance, power, area (PPA), and testability

  • RTL Development & Integration

  • Write, review, and integrate high-quality RTL

  • Lead block- and chip-level integration, resolving interface and system issues

  • Ensure designs are clean for lint, CDC/RDC, and synthesis

  • Back-End & Implementation Ownership

  • Ensure RTL is optimized for synthesis, timing, and physical design

  • Work on scan insertion, test architecture, and coverage closure

  • Perform, review and debug logic equivalence checking (LEC) results between RTL and netlists

  • Define and validate timing constraints (SDC) and complete timing closure

  • Drive and implement timing and functional ECOs as needed

  • Design Quality & Signoff

  • Drive signoff readiness including lint, CDC/RDC, synthesis, LEC, and timing checks

  • Ensure designs meet functional, timing, power, and test requirements

  • Support silicon bring-up, debug, and root-cause analysis

  • Cross-Functional Collaboration

  • Work closely with verification, physical design, DFT, and firmware teams

  • Align design decisions with verification plans and implementation
    Constraints

  • Act as the technical bridge between front-end and back-end teams

Qualifications

This is a Hybrid role requiring 3 days a week onsite at our HQ’s in Vancouver, WA (Greater Portland Area) or Chandler, AZ. While we are primarily seeking candidates in HQ-Vancouer and Chandler, remote flexibility may be considered for exceptional candidates in Silicon Valley, CA.

  • Bachelor's or master's degree in electrical engineering, Computer Engineering, or related field

  • 10+ years of experience in digital design with significant hands-on RTL development

  • Proven track record of delivering complex SoC or subsystem designs to tapeout

  • Strong expertise in:

    • RTL design and microarchitecture

    • SoC integration and standard interfaces

  • Hands-on experience with back-end flows, including:

    • Scan insertion and DFT (scan, MBIST, test coverage)

    • Logic equivalence checking (LEC)

    • Static timing analysis (STA) and timing closure

    • Timing constraint development and debug (SDC)

  • Solid understanding of:

    • Clocking, resets, CDC/RDC, and low-power design

    • Synthesis and physical design implications

  • Experience with industry-standard EDA tools (Synopsys, Cadence)

  • Experience with low-power methodologies (UPF/CPF)

  • Strong debugging and problem-solving skills

Preferred Qualifications

  • Familiarity with advanced technology nodes and implementation challenges

  • Experience with formal verification techniques

  • Experience with silicon bring-up and post-silicon debug

Compensation & Benefits

  • Competitive salary

  • Stock option grant

  • Comprehensive benefits package including health, dental, vision, and 401(k)


Average salary estimate

$215000 / YEARLY (est.)
min
max
$170000K
$260000K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs
Photo of the Rise User

ACCIONA seeks a Construction Engineering Coordinator to coordinate temporary and permanent works engineering, manage RFIs/submittals, and support field constructability for the SR400 Express Lanes Project in Georgia.

Photo of the Rise User
Posted 3 hours ago

Crusoe is hiring a Senior Manager, Controls Deployment to lead engineering teams deploying high-density EPMS and BMS infrastructure across multi-region construction sites.

Photo of the Rise User
AbbVie Hybrid Tempe, AZ, USA
Posted 14 hours ago

An engineering role at AbbVie responsible for independently designing, testing, and improving products and processes while coordinating resources and mentoring technicians within a regulated healthcare environment.

Lead development and validation of engine cycle models (NPSS) to shape high-performance turbine engines for Mach Industries' scalable defense platforms.

Posted 11 hours ago

Applied Research Associate Engineer to conduct field-based erosion, sediment and stormwater research, perform water-quality sampling and analysis, and support HEC-RAS modeling and engineering design at OSU's Wooster facility.

Posted 9 hours ago

Lead the design and delivery of complex mixed-signal and RF PCB assemblies for next-generation quantum sensors at Vector Atomic, collaborating across hardware and science teams to drive high-performance instrument development.

Photo of the Rise User
Posted 2 hours ago

The City and County of San Francisco seeks a licensed Civil Associate Engineer to manage engineering design, construction oversight, and supervision of technical staff on municipal projects throughout the city.

Photo of the Rise User
Posted 2 hours ago

Support San Francisco's transportation projects as a Junior Engineer performing field inspections, design support, calculations, and reporting for municipal infrastructure and traffic programs.

Photo of the Rise User
Posted 20 hours ago

Blue Origin is hiring a senior fluids systems engineer to lead the design, development, and testing of reaction control and heat exchanger subsystems for the New Glenn upper stage.

Photo of the Rise User

Mainspring Energy seeks a Staff Controls & Automation Engineer to lead design and deployment of scalable control systems and automation for its manufacturing operations.

Photo of the Rise User
Posted 16 hours ago

Energy Trust of Oregon seeks an Engineer, Planning & Evaluation to perform measure development, cost-benefit analyses, pilot design, and technical review to support cost-effective energy-efficiency programs.

Posted 9 hours ago

Game Plan Tech is looking for a Cloud Infrastructure Engineer to build and operate secure, automated GCP environments for federal clients using Terraform, Ansible, and Kubernetes.

Photo of the Rise User

Working Families Party is hiring a hands-on Director of Engineering to lead a small team, maintain reliable data infrastructure, and build staff-facing features that support organizing and campaigns.

MATCH
Calculating your matching score...
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
No info
HQ LOCATION
No info
EMPLOYMENT TYPE
Full-time, hybrid
DATE POSTED
April 2, 2026
Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!