Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy, and consent to receive emails from Rise
Jobs / Job page
Silicon Photonics Integrated Circuit Design Engineer / Tech Lead image - Rise Careers
Job details

Silicon Photonics Integrated Circuit Design Engineer / Tech Lead

Job Description

Location:

We are open to candidates in the U.S. and Canada, Singapore, and China (Hong Kong and Shenzhen)

Depending on location and team fit, this role can be remote or hybrid. Client has business presence in the U.S., Singapore, China and can hire with flexibility across these regions.

 

About the job
Client is building advanced silicon photonics and heterogeneous photonics technologies for next-generation compute, connectivity, and sensing platforms. We are looking for strong builders who want meaningful technical ownership, broad scope, and the opportunity to help shape a core platform from an early stage.

 

Role Summary

Client is hiring a hands-on Silicon Photonics Integrated Circuit Engineer / Tech Lead to lead PIC device design, simulation, layout, tapeout preparation, and validation support for highly integrated photonic ICs. You will work across photonics, electronics, packaging, and test to help deliver manufacturable devices for demanding next-generation systems.

 

This is a high-ownership startup role for someone who wants to move fast under uncertainty, solve hard cross-functional problems, and help build a path from first silicon to advanced high-volume products.

 

Key Responsibilities

PIC Design, Integration & Co-Design

Design and optimize passive and active PIC building blocks, including waveguides, couplers, MMIs, grating couplers, modulators, detectors, heaters, and related structures.

Contribute to subsystem- and chip-level design decisions for dense photonic integration, wavelength-division architectures, and tightly integrated optical I/O functions.

Run photonic, thermal, and tolerance/yield simulations and translate results into design rules, margins, and practical engineering tradeoffs.

Work closely with electronics teams and external partners on ASIC/PIC co-design, interfaces, packaging constraints, and test access.Layout, Verification & Tapeout Readiness

Convert schematics and design intent into DRC-clean layouts using foundry PDKs and disciplined layout practices.

Manage layout hierarchy, verification flows, DRC/LVS checks, fill and density rules, and mask readiness.

Prepare GDS and tapeout documentation packages, including structures that improve debug, characterization, and revision speed.

 

Silicon Learning, Validation & Productization

Define test structures, test plans, and acceptance criteria for first-silicon learning and design iteration.

Analyze electro-optic and optical measurement data, support debug, and drive model updates and design improvements.

Help build a practical path toward robust, manufacturable, and reliable products, with attention to thermal behavior, yield, and scale.

 

Required Qualifications

Master’s or PhD in Electrical Engineering, Physics, Photonics, Optics, or a related field.

5+ years of hands-on integrated silicon photonics PIC development experience.

Strong understanding of device physics, PIC design principles, and the tradeoffs between performance, manufacturability, and testability.

Proficiency in photonic simulation tools such as Lumerical, RSoft, COMSOL, or equivalent.

Experience with PDK-based layout tools such as KLayout, Cadence, IPKISS, or equivalent.

Ability to work effectively across photonics, electronics, packaging, and test disciplines.

 

Preferred Qualifications

Experience with highly integrated PICs and devices such as MRM/MZM, which are used in high-speed communication, optical I/O, or advanced computing/connectivity systems.

Familiarity with heterogeneous integration, including III-V/Si or other active-device integration approaches.

Experience related to dense WDM integration, integrated light sources, transceiver-class PICs such as co-packaged optics or pluggable.

MPW or production tapeout-to-silicon experience and post-silicon iteration.

Exposure to packaging, thermal design, reliability, and the requirements of advanced-volume products.

 

What Success Looks Like (First 90 Days)

Understand the target platform requirements, technical risks, and key design tradeoffs.

Deliver or materially advance a PIC design package aligned to target specifications.

Produce a DRC-clean layout or a clear tapeout-readiness plan with risk tracking.

Define a credible test and measurement plan to accelerate learning from silicon.

 

Compensation

Competitive salary based on experience, scope, and location.

Attractive equity participation with meaningful upside for strong early hires.

Additional Information

All your information will be kept confidential according to EEO guidelines.

Average salary estimate

$195000 / YEARLY (est.)
min
max
$150000K
$240000K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs
Posted 12 hours ago

Applied Research Associate Engineer to conduct field-based erosion, sediment and stormwater research, perform water-quality sampling and analysis, and support HEC-RAS modeling and engineering design at OSU's Wooster facility.

Photo of the Rise User
Posted 3 hours ago
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony

Lead and scale Zapier’s infrastructure and platform engineering organization, driving an AI-first platform strategy that boosts developer velocity, reliability, and product delivery.

Photo of the Rise User

Mainspring Energy seeks a Staff Controls & Automation Engineer to lead design and deployment of scalable control systems and automation for its manufacturing operations.

Photo of the Rise User

Working Families Party is hiring a hands-on Director of Engineering to lead a small team, maintain reliable data infrastructure, and build staff-facing features that support organizing and campaigns.

Lead development and validation of engine cycle models (NPSS) to shape high-performance turbine engines for Mach Industries' scalable defense platforms.

Project Engineer needed to support large-engine electrical systems as a manufacturing liaison focused on build issue resolution, quality improvements, and traceability enhancements.

Photo of the Rise User
Posted 1 hour ago

Lead the architecture and scaling of production business systems, factory infrastructure, and analytics to enable Reliable Robotics' transition from prototype to certifiable autonomous aircraft production.

Photo of the Rise User
Posted 12 hours ago
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony
Growth & Learning
Transparent & Candid
Customer-Centric
Snacks
Onsite Gym
Family Coverage (Insurance)
Medical Insurance
Dental Insurance
Vision Insurance
Mental Health Resources
Life insurance
Disability Insurance
Health Savings Account (HSA)
Flexible Spending Account (FSA)
Learning & Development
Paid Time-Off
401K Matching
Maternity Leave
Paternity Leave

Drive process integration and technology transfer at Intel Foundry to turn development innovations into reliable, high-volume semiconductor manufacturing solutions.

Photo of the Rise User
Posted 5 hours ago
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony
Growth & Learning
Transparent & Candid
Customer-Centric
Snacks
Onsite Gym
Family Coverage (Insurance)
Medical Insurance
Dental Insurance
Vision Insurance
Mental Health Resources
Life insurance
Disability Insurance
Health Savings Account (HSA)
Flexible Spending Account (FSA)
Learning & Development
Paid Time-Off
401K Matching
Maternity Leave
Paternity Leave

Intel Foundry is hiring a Process Integration Engineer in Hillsboro to develop and integrate front-end semiconductor process flows, improve yield, and enable device performance at advanced nodes.

Photo of the Rise User
AbbVie Hybrid Tempe, AZ, USA
Posted 14 hours ago

An engineering role at AbbVie responsible for independently designing, testing, and improving products and processes while coordinating resources and mentoring technicians within a regulated healthcare environment.

Posted 9 hours ago

Game Plan Tech is looking for a Cloud Infrastructure Engineer to build and operate secure, automated GCP environments for federal clients using Terraform, Ansible, and Kubernetes.

Photo of the Rise User
Posted 16 hours ago

Energy Trust of Oregon seeks an Engineer, Planning & Evaluation to perform measure development, cost-benefit analyses, pilot design, and technical review to support cost-effective energy-efficiency programs.

Photo of the Rise User
Posted 4 hours ago

Crusoe is hiring a Senior Manager, Controls Deployment to lead engineering teams deploying high-density EPMS and BMS infrastructure across multi-region construction sites.

Teklysium offers more than just technical and strategic expertise. We are also focused on creating the technology experiences of tomorrow through cutting-edge innovations and delivering unprecedented service experiences that are faster, smarter an...

4 jobs
MATCH
Calculating your matching score...
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
EMPLOYMENT TYPE
Full-time, hybrid
DATE POSTED
March 28, 2026
Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!